## Name: Universal Gates

## A. Objectives:

- \* Understand the concept of universal gates (NAND& NOR).
- of Implement the basic logic gates using universal gates.
- + Implement Bodean functions using universal gates. + Understand the gate level optimization.

## B. Apparalus:

+ Trainer Board.

+ IC. 7400 Quadraple 2-input NAND gates.

+IC 7402 Quadruple 2-input NOR gates.

C. Theory:

A universal gate is a fate which can implement any

Boolean function without need to use any other gate type.

The NAND and NOR gates are universal gates. In practice,

this is advantageous since NAND and NOR gates are

economical and easier to fabricate and are the bank

gates used in all IC digital logic families.

Figure 01 shows the implementation of NOT, AND& OR gates wing only NAND gates. Figure: implementation of NOT gate and NAND gate  $\begin{array}{c|c}
A & & \\
B & & \\
\end{array}$   $\begin{array}{c}
AB & \\
\end{array}$ Figure: implementation of AND gate using NAND gate Figure implementation of OR gate using NAND gate

Figure 01: NAND as a universal gate

F. Experimental Data:



Figure F1: Implementation of XOR and XNOR using NAND gotes.



Figure F2: Implementation of NOT, AND, OR, XOR and XNOR using NOR gotes

| 7   |   |    |            |                       |                 |
|-----|---|----|------------|-----------------------|-----------------|
| A   | В | G  | $I_1 = AC$ | $I_2 = B\overline{C}$ | $F = I_1 + I_2$ |
| 0   | 0 | O  | 0          | 0                     |                 |
| 0   | 0 | 1  | 0          |                       | 0               |
| 0   | 1 | 0  | 0          | 1                     | DIM TOIL        |
| 0   | 1 | 1  | - 0        | 0                     | 0               |
| 1   | 0 | B  | 0          | 0                     | 3               |
| 1   | 0 | 1  | 1          | 0                     | 1               |
| 1   | 1 | 0  | 0          | 1                     | 1               |
| 1   | 1 | 1. | 1          |                       | 1               |
| -11 |   |    |            |                       |                 |

Table F1: Touth table of combinational circuit in figure By





Part-02

Egure F3: Universal (NAND) gate implementation of the circuit of Figure D2